Hybrid unary-binary design for multiplier-less printed Machine Learning classifiers

Giorgos Armeniakos, Theodoros Mantzakidis, Dimitrios Soudris

公開日: 2025/9/18

Abstract

Printed Electronics (PE) provide a flexible, cost-efficient alternative to silicon for implementing machine learning (ML) circuits, but their large feature sizes limit classifier complexity. Leveraging PE's low fabrication and NRE costs, designers can tailor hardware to specific ML models, simplifying circuit design. This work explores alternative arithmetic and proposes a hybrid unary-binary architecture that removes costly encoders and enables efficient, multiplier-less execution of MLP classifiers. We also introduce architecture-aware training to further improve area and power efficiency. Evaluation on six datasets shows average reductions of 46% in area and 39% in power, with minimal accuracy loss, surpassing other state-of-the-art MLP designs.

Hybrid unary-binary design for multiplier-less printed Machine Learning classifiers | SummarXiv | SummarXiv